

# EFR32 Wireless Gecko EFR32FG23 Errata



This document contains information on the EFR32FG23 errata. The latest available revision of this device is revision B. Errata that have been resolved remain documented and can be referenced for previous revisions of this device. The device data sheet explains how to identify the chip revision, either from package marking or electronically. Errata effective date: December, 2021.

## 1. Errata Summary

The table below lists all known errata for the EFR32FG23 and all unresolved errata in revision B of the EFR32FG23.

| Designator  | Title/Problem                                                          | Workaround | Exists on Revision: |   |
|-------------|------------------------------------------------------------------------|------------|---------------------|---|
|             |                                                                        | Exists     | A                   | В |
| CUR_E302    | Extra EM1 Current if FPU is Disabled                                   | Yes        | X                   | X |
| DCDC_E302   | DCDC Interrupts Block EM2/3 Entry or Cause Unexpected Wake-<br>up      | Yes        | X                   | X |
| EUSART_E301 | PRS Transmit Unavailable in Synchronous Secondary Mode                 | No         | X                   | _ |
| EMU_E305    | DC-DC Refresh Time Delay                                               | Yes        | X                   | X |
| I2C_E303    | I2C Fails to Indicate New Incoming Data                                | Yes        | X                   | _ |
| IADC_E305   | FIFO Cannot Detect Eighth Entry                                        | Yes        | X                   | X |
| RADIO_E306  | Improper TX and RX Operation at High Temperature                       | Yes        | X                   | X |
| USART_E301  | Possible Data Transmission on Wrong Edge in Synchronous<br>Mode        | Yes        | X                   | _ |
| USART_E302  | Additional SCLK Pulses Can Be Generated in USART Synchro-<br>nous Mode | Yes        | X                   | _ |
| USART_E304  | PRS Transmit Unavailable in Synchronous Secondary Mode                 | No         | Х                   | Х |

## Table 1.1. Errata Overview

## 2. Current Errata Descriptions

## 2.1 CUR\_E302 – Extra EM1 Current if FPU is Disabled

## Description of Errata

When the Floating Point Unit (FPU) is disabled, the on-demand Fast Startup RC Oscillator (FSRCO) remains on after an energy mode transition from EM0 to EM1 is complete. This leads to higher current consumption in EM1.

## Affected Conditions / Impacts

The enabled FSRCO increases EM1 current consumption by ~500  $\mu A.$ 

## Workaround

Always enable the FPU at the beginning of code execution via the Coprocessor Access Control Register (CPACR) in the System Control Block (SCB) as shown below:

SCB->CPACR |= ((3 << 20) | (3 << 22));

## Resolution

There is currently no resolution for this issue.

## 2.2 DCDC\_E302 – DCDC Interrupts Block EM2/3 Entry or Cause Unexpected Wake-up

## Description of Errata

Regardless of DCDC\_IEN setting, if the DCDC interrupt is enabled in the NVIC, any of the four DCDC interrupt sources (DCDC\_IF\_WARM, DCDC\_IF\_RUNNING, DCDC\_IF\_TMAX, and DCDC\_IF\_BYPSW) can wake the device from EM2/3 or prevent it from entering EM2/3.

## Affected Conditions / Impacts

The errata is limited to the DCDC\_IF\_WARM, DCDC\_IF\_RUNNING, DCDC\_IF\_TMAX and DCDC\_IF\_BYPSW requests, which also function as wake-up sources from EM2/3.

When the NVIC DCDC interrupt source is enabled:

- If IEN for one of these interrupt requests is set to 1 and that condition occurs, then an interrupt \*will\* occur and the CPU will branch to the DCDC IRQ handler.
- If IEN for one of these interrupt sources is cleared to 0 and that condition occurs, then an interrupt \*will not\* occur.
- If any of these four interrupt conditions occurs, regardless of the setting of their corresponding DCDC\_IEN bits, the device \*will\*
  wake from EM2/3 and/or be prevented from entering EM2/3. If the corresponding IEN was not set, an interrupt \*will not\* occur even
  though the EM2/3 wakeup event has occurred.

#### Workaround

To prevent unwanted wake-up from or blocked entry into EM2/3, disable the DCDC interrupt using NVIC\_DisableIRQ(DCDC\_IRQn) before entering EM2/3 and re-enable the DCDC interrupt using NVIC\_EnableIRQ(DCDC\_IRQn) after EM2/3 wake-up.

#### Resolution

There is currently no resolution for this issue.

#### 2.3 EMU\_E305 – DC-DC Refresh Time Delay

#### Description of Errata

The DC-DC fast refresh delay required after exiting EM2/3 and entering continuous conduction mode (CCM) is not honored.

#### Affected Conditions / Impacts

When the system exits EM2/3 and the DC-DC is set to CCM, the DC-DC voltage comparator needs to be refreshed. This refresh delay is not honored when exiting EM2/3.

#### Workaround

Firmware must wait for at least 20 µs before enabling DCDC CCM upon wake from EM2/3.

#### Resolution

There is currently no resolution for this issue.

#### 2.4 IADC\_E305 – FIFO Cannot Detect Eighth Entry

#### Description of Errata

The IADC is unable to detect when the eighth FIFO entry has been loaded and will not set the corresponding SINGLEFIFODVL or SCANFIFODVL flag in the IADC\_IF register or request LDMA service.

#### Affected Conditions / Impacts

If the DVL field of IADC\_SINGLEFIFOCFG or IADC\_SCANFIFOCFG is set to VALID8, a FIFO full condition is not registered when the eighth FIFO entry is loaded. In particular, this means that if the LDMA is configured to empty the FIFO when it is filled with eight entries, the LDMA will never issue a request to perform the transfers necessary to do this.

Similarly, the IADC will not set the IADC\_IF\_SINGLEFIFODVL or IADC\_IF\_SCANFIFODVL to request an interrupt in response to the FIFO being filled with eight entries.

#### Workaround

Do not configure the IADC to request an interrupt or LDMA service when all eight entries are full (IADC\_SINGLEFIFOCFG\_DVL = VALID8 or IADC\_SCANFIFOCFG\_DVL = VALID8). All other settings of the DVL field (VALID1 to VALID7) operate as expected.

#### Resolution

There is currently no resolution for this issue.

#### 2.5 RADIO\_E306 – Improper TX and RX Operation at High Temperature

#### Description of Errata

Some devices may fail to lock to the correct RF frequency at high operating temperatures (above 120 °C).

#### Affected Conditions / Impacts

Devices using Gecko SDK prior to v4.0.0 at high operating temperatures may be unable to lock to the desired RF frequency. This may cause errors in the TX/RX frequency or an inability to transmit or receive data.

#### Workaround

Customers should use firmware provided in Gecko SDK v4.0.0 or later for proper TX/RX operation.

#### Resolution

There is currently no resolution for this issue.

#### 2.6 USART\_E304 — PRS Transmit Unavailable in Synchronous Secondary Mode

#### Description of Errata

When the USART is configured for synchronous secondary operation, the transmit output (MISO) is not driven if the signal is routed to a pin using the PRS producer (e.g., SOURCESEL = 0x20 and SIGSEL = 0x4 for USART0).

#### Affected Conditions / Impacts

Systems cannot operate the USART in synchronous secondary mode if the PRS is used to route the transmit output to the RX (MISO) pin. Operation is not affected in main mode when the transmit output is routed to the TX (MOSI) pin using the PRS producer nor is operation affected in any mode when the GPIO\_USARTn\_RXROUTE and GPIO\_USARTn\_TXROUTE registers are used.

#### Workaround

There is currently no workaround for this issue.

#### Resolution

There is currently no resolution for this issue.

## 3. Resolved Errata Descriptions

This section contains previous errata for EFR32FG23 devices.

For errata on the latest revision, refer to the beginning of this document. The device data sheet explains how to identify chip revision, either from package marking or electronically.

#### 3.1 EUSART\_E301 — PRS Transmit Unavailable in Synchronous Secondary Mode

#### Description of Errata

When the EUSART is configured for synchronous secondary operation, the transmit output (MISO) is not driven if the signal is routed to a pin using the PRS producer (e.g., SOURCESEL = 0x13 and SIGSEL = 0x4 for EUSART0).

#### Affected Conditions / Impacts

Systems cannot operate the EUSART in synchronous secondary mode if the PRS is used to route the transmit output to the RX (MI-SO) pin. Operation is not affected in main mode when the transmit output is routed to the TX (MOSI) pin using the PRS producer nor is operation affected in any mode when the GPIO\_EUSARTn\_RXROUTE and GPIO\_EUSARTn\_TXROUTE registers are used.

#### Workaround

There is currently no workaround for this issue.

#### Resolution

This issue is resolved on revision B devices.

#### 3.2 I2C\_E303 – I<sup>2</sup>C Fails to Indicate New Incoming Data

#### Description of Errata

A race condition exists in which the I<sup>2</sup>C fails to indicate reception of new data when both user software attempts to read data from and the I<sup>2</sup>C hardware attempts to write data to the I2C\_RXFIFO in the same cycle.

#### Affected Conditions / Impacts

When this race condition occurs, the RXFIFO enters an invalid state in which both I2C\_STATUS\_RXDATAV = 0 and I2C\_STA-TUS\_RXFULL = 1. This causes the I<sup>2</sup>C to discard new incoming data bytes because RXFULL = 1 and would otherwise prevent user software from reading last byte written by the I<sup>2</sup>C hardware to RXFIFO because RXDATAV = 0.

#### Workaround

User software can recognize and clear this invalid RXDATAV = 0 and RXFULL = 1 condition by performing a dummy read of the RXFIFO (I2C\_RXDATA). This restores the expected RXDATAV = 1 and RXFULL = 0 condition. The dummy read also sets the RXU-FIF flag bit, which should be ignored and cleared. The data from this read can be discarded, and user software can now read the last byte written by the  $I^2$ C hardware to the RXFIFO (the byte which caused the invalid RXDATAV = 0 and RXFULL = 1 condition).

No data will be lost as long as user software completes this recovery procedure (performing the dummy read and then reading the remaining valid byte in the RXFIFO) before the I<sup>2</sup>C hardware receives the next incoming data byte.

#### Resolution

This issue is resolved on revision B devices.

#### 3.3 USART\_E301 — Possible Data Transmission on Wrong Edge in Synchronous Mode

#### Description of Errata

The first bit of the new data word is incorrectly transmitted on the leading clock edge of the subsequent data bit and not the trailing clock edge of the current data bit if the USART is configured to operate in synchronous mode with

- 1. USART\_CLKDIV\_DIV = 0 (clock =  $f_{HFPERCLK} \div 2$ ),
- 2. USART CTRL CLKPHA = 0,
- 3. USART\_TIMING\_CSHOLD = 1 and
- 4. Data is loaded into the transmit FIFO (say, by the LDMA) at the exact same time as the USART state machine begins to insert the requested one bit time extension of the chip select hold time (USART\_TIMING\_CSHOLD = 1).

#### Affected Conditions / Impacts

Reception of each data bit by the secondary is tied to a specific clock edge. Therefore, the late transmission by the main of the first bit of a word may cause the secondary to receive the incorrect data, especially if the data setup time for the secondary approaches or exceeds one half the shift clock period.

#### Workaround

Because there is no way to specifically time a write to the transmit FIFO such that it does not occur when the USART state machine changes state, use one of the following workarounds to avoid the risk for data corruption described above:

- Set USART\_CLK\_DIV > 0.
- Use USART\_TIMING\_CSHOLD = 0 or USART\_TIMING\_CSHOLD > 1.
- Use USART\_CTRL\_CLKPHA = 1. This option is particularly useful with SPI flash memories as many support operation in both the CLKPOL = CLKPHA = 0 and CLKPOL = CLKPHA = 1 modes.

#### Resolution

This issue is resolved on revision B devices.

#### 3.4 USART\_E302 — Additional SCLK Pulses Can Be Generated in USART Synchronous Mode

#### Description of Errata

When inter-character spacing is enabled (USART\_TIMING\_ICS > 0) and USART\_CTRL\_CLKPHA = 1 in synchronous main mode, an extra clock pulse is generated after each frame transmitted except the last (that frame which when sent results in both the transmit FIFO and transmit shift register being empty).

#### Affected Conditions / Impacts

The extra clock pulse generated at the end of the first frame would cause a secondary device to clock in the first bit of the next frame it expects to receive even though the USART is not yet driving that data. The secondary would lose synchronization with the main and erroneously receive all frames after the first.

#### Workaround

Do not enable inter-character spacing when CLKPHA = 1. If a delay between frames is necessary, insert one manually with a software delay loop. Data cannot be transmitted using DMA in this case.

#### Resolution

This issue is resolved on revision B devices.

## 4. Revision History

#### **Revision 0.5**

December, 2021

- Added RADIO\_E306.
- Updated the resolution of USART\_E304.
- · Replaced select terms with inclusive lexicon.

#### **Revision 0.4**

September, 2021

- Added CUR\_E302 and DCDC\_E302.
- · Clarified the revision history.

#### **Revision 0.3**

June, 2021

- · Updated latest device revision to revision B.
- Added EMU\_E305.
- Resolved EUSART\_E301, I2C\_E303, USART\_E301, USART\_E302 and USART\_E304.

#### **Revision 0.2**

January, 2021

• Updated the workaround in I2C\_E303.

#### **Revision 0.1**

September, 2020

· Initial release.

## **Simplicity Studio**

One-click access to MCU and wireless tools, documentation, software, source code libraries & more. Available for Windows, Mac and Linux!



www.silabs.com/IoT



www.silabs.com/simplicity



www.silabs.com/quality



Support & Community www.silabs.com/community

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs product shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Lab

#### **Trademark Information**

Silicon Laboratories Inc.<sup>®</sup>, Silicon Laboratories<sup>®</sup>, Silicon Labs<sup>®</sup>, SiLabs<sup>®</sup> and the Silicon Labs logo<sup>®</sup>, Bluegiga<sup>®</sup>, Bluegiga Logo<sup>®</sup>, EFM<sup>®</sup>, EFM32<sup>®</sup>, EFR, Ember<sup>®</sup>, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Redpine Signals<sup>®</sup>, WiSeConnect, n-Link, ThreadArch<sup>®</sup>, EZLink<sup>®</sup>, EZRadio<sup>®</sup>, EZRadio<sup>®</sup>, Gecko<sup>®</sup>, Gecko OS, Gecko OS Studio, Precision32<sup>®</sup>, Simplicity Studio<sup>®</sup>, Telegesis, the Telegesis Logo<sup>®</sup>, USBXpress<sup>®</sup>, Zentri, the Zentri logo and Zentri DMS, Z-Wave<sup>®</sup>, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

## www.silabs.com